menu
{ "item_title" : "A One-Semester Course in Modeling of VSLI Interconnections", "item_author" : [" Ashok Goel "], "item_description" : "Quantitative understanding of the parasitic capacitances and inductances, and the resultant propagation delays and crosstalk phenomena associated with the metallic interconnections on the very large scale integrated (VLSI) circuits has become extremely important for the optimum design of the state-of-the-art integrated circuits. More than 65 percent of the delays on the integrated circuit chip occur in the interconnections and not in the transistors on the chip. Mathematical techniques to model the parasitic capacitances, inductances, propagation delays, crosstalk noise, and electromigration-induced failure associated with the interconnections in the realistic high-density environment on a chip will be discussed. A One-Semester Course in Modeling of VLSI Interconnections also includes an overview of the future interconnection technologies for the nanotechnology circuits.", "item_img_path" : "https://covers1.booksamillion.com/covers/bam/1/60/650/512/1606505122_b.jpg", "price_data" : { "retail_price" : "79.95", "online_price" : "79.95", "our_price" : "79.95", "club_price" : "79.95", "savings_pct" : "0", "savings_amt" : "0.00", "club_savings_pct" : "0", "club_savings_amt" : "0.00", "discount_pct" : "10", "store_price" : "" } }
A One-Semester Course in Modeling of VSLI Interconnections|Ashok Goel

A One-Semester Course in Modeling of VSLI Interconnections

local_shippingShip to Me
In Stock.
FREE Shipping for Club Members help

Overview

Quantitative understanding of the parasitic capacitances and inductances, and the resultant propagation delays and crosstalk phenomena associated with the metallic interconnections on the very large scale integrated (VLSI) circuits has become extremely important for the optimum design of the state-of-the-art integrated circuits. More than 65 percent of the delays on the integrated circuit chip occur in the interconnections and not in the transistors on the chip. Mathematical techniques to model the parasitic capacitances, inductances, propagation delays, crosstalk noise, and electromigration-induced failure associated with the interconnections in the realistic high-density environment on a chip will be discussed. A One-Semester Course in Modeling of VLSI Interconnections also includes an overview of the future interconnection technologies for the nanotechnology circuits.

Details

  • ISBN-13: 9781606505120
  • ISBN-10: 1606505122
  • Publisher: Momentum Press
  • Publish Date: December 2014
  • Dimensions: 9 x 6 x 0.75 inches
  • Shipping Weight: 1.07 pounds
  • Page Count: 180

Related Categories

You May Also Like...

    1

BAM Customer Reviews